



# TRANSISTOR AS AN AMPLIFIER



# TRANSISTOR AS AN AMPLIFIER











### **Classification of Amplifiers**

- 1)Based on Number of stage
- I. Single stage amplifier- Single transistor
- II. Multi stage amplifier-multi transistor
- 2)Based on its output
- I. Voltage amplifier-increase voltage level input
- II. Power amplifier –power level input
- 3)Based on its input signal
- I. Small Signal –small fluctuations in collector current
- II. Large signal-fluctuations in collector current is large
- 4) Based on the frequency
- I. Audio-20 Hz to 20Khz
- II. power- Very high frequency

- 5) Based on biasing conditions
- I. Class A
- II. Class B
- III. Class C
- IV. Class AB
- 6) Based on coupling methods
- I. RC Coupling (R&C)
- II. Transformer (Transformer)
- III. Direct coupling (Transistor)
- 7) Based on its configurations CE,CB,CC











### Break Through the Bandwidth Barrier

- Transceiver tiles (L., H., and E-tile) with data rates up to 56 Gbps that deliver 7X bandwidth vs. previous generation FPGAs<sup>†</sup>
  - Dual-mode transceiver (E-tile) supports up to 56 Gbps PAM-4 and 30 Gbps NRZ
  - Up to 144 full duplex transceivers in a single package
- . Over 2.5 Tbps bandwidth for serial memory with support for Hybrid Memory Cube
- Over 2.3 Tbps bandwidth for parallel memory interfaces with support for DDR4 at 2,666 Mbps

#### **Lower Operating Expense**

- · Leveraging Intel's leadership in process technology, Stratix 10 devices offer the most power-efficient technologies
  - Up to 70% lower power than prior-generation high-end FPGAs and SoCs<sup>†</sup>
  - Up to 80 giga floating point operations per second (GFLOPS)/Watt of single-precision floating point power efficiency
- . Quad-core ARM Cortex-A53 processor optimized for performance per watt

### Achieve the Highest Level of System Integration

- Largest monolithic FPGA device with 5.5 million LEs
- · Heterogeneous 3D SiP solutions including transceivers and other advanced components
- 64 bit quad-core ARM Cortex-A53 to enable hardware virtualization, system management and monitoring capabilities, acceleration pre-processing, and

more







- 100 GS/s effective sampling rate. 30 MHz real sampling rate (125 MHz/ channel)
- Rise time: 500 pS
- 1 nS to 365 days/division (data logger)

PC-Based Oscilloscope | SG985

- Vertical Division: 20 mV to 20 V (10x probe), 2 mV to 2 V (1x probe)
- Input Range: ±80 mV to ±80 V (10x probe), ±8 mV to ±8 V (1x probe)
- 10-bit ADC
- 1 Megabyte data record length

### Arbitrary Waveform Generator

RVIEW

. 10 mHz to 150 MHz output frequency



SG985 Video Description





# BASEBAND VS. PASSBAND **BASEBAND** Aout Bandwidth $F_H = Bandwidth$ o Vout







## **BUILDING BLOCKS OF SIGNALS**





### **BUILDING BLOCKS OF SIGNALS**



 $Signal\,Bandwidth = \,\,F_{Highest\,Component} \,\,-\,\,F_{Lowest\,Component} \quad in\,Hertz$ 







# BANDWIDTH REQUIREMENT

System Bandwidth >> Signal's Highest Frequency Component

Signal Bandwidth=2 MHz,

Center Frequency = 10 MHz

System Bandwidth  $\gg$  11 MHz (10 MHz +  $\frac{2 \text{ MHz}}{2}$ )



### **BANDWIDTH AND PERFORMANCE**





### **DATA TRANSFER**



